# High Performance Current Mode Controllers

The UC3844B, UC3845B series are high performance fixed frequency current mode controllers. They are specifically designed for Off–Line and dc–dc converter applications offering the designer a cost–effective solution with minimal external components. These integrated circuits feature an oscillator, a temperature compensated reference, high gain error amplifier, current sensing comparator, and a high current totem pole output ideally suited for driving a power MOSFET.

Also included are protective features consisting of input and reference undervoltage lockouts each with hysteresis, cycle-by-cycle current limiting, a latch for single pulse metering, and a flip-flop which blanks the output off every other oscillator cycle, allowing output deadtimes to be programmed from 50% to 70%.

These devices are available in an 8-pin dual-in-line and surface mount (SOIC-8) plastic package as well as the 14-pin plastic surface mount (SOIC-14). The SOIC-14 package has separate power and ground pins for the totem pole output stage.

The UCX844B has UVLO thresholds of 16V (on) and 10V (off), ideally suited for off-line converters. The UCX845B is tailored for lower voltage applications having UVLO thresholds of 8.5V (on) and 7.6V (off).

#### **Features**

- Trimmed Oscillator for Precise Frequency Control
- Oscillator Frequency Guaranteed at 250 kHz
- Current Mode Operation to 500 kHz Output Switching Frequency
- Output Deadtime Adjustable from 50% to 70%
- Automatic Feed Forward Compensation
- Latching PWM for Cycle-By-Cycle Current Limiting
- Internally Trimmed Reference with Undervoltage Lockout
- High Current Totem Pole Output
- Undervoltage Lockout with Hysteresis
- Low Startup and Operating Current
- These Devices are Pb-Free and are RoHS Compliant
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable



Pin numbers in parenthesis are for the D suffix SOIC-14 package.

Figure 1. Simplified Block Diagram



### ON Semiconductor®

http://onsemi.com



PDIP-8 N SUFFIX CASE 626



SOIC-14 D SUFFIX CASE 751A



Compensation 1

SOIC-8 D1 SUFFIX CASE 751

8 V<sub>ref</sub>

#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 15 of this data sheet.

#### **DEVICE MARKING INFORMATION**

See general marking information in the device marking section on page 16 of this data sheet.

#### **MAXIMUM RATINGS**

| Rating                                                                                                                                                                                                                                                                                                                                                                                                                                                | Symbol                                                                                                         | Value                                   | Unit                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------|
| Bias and Driver Voltages (Zero Series Impedance, see also Total Device spec) (Note 1)                                                                                                                                                                                                                                                                                                                                                                 | V <sub>CC</sub> , V <sub>C</sub>                                                                               | 36                                      | V                        |
| Total Power Supply and Zener Current                                                                                                                                                                                                                                                                                                                                                                                                                  | (I <sub>CC</sub> + I <sub>Z</sub> )                                                                            | 30                                      | mA                       |
| Output Current, Source or Sink (Note 2)                                                                                                                                                                                                                                                                                                                                                                                                               | Io                                                                                                             | 1.0                                     | Α                        |
| Output Energy (Capacitive Load per Cycle)                                                                                                                                                                                                                                                                                                                                                                                                             | W                                                                                                              | 5.0                                     | μJ                       |
| Current Sense and Voltage Feedback Inputs                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>in</sub>                                                                                                | – 0.3 to + 5.5                          | V                        |
| Error Amp Output Sink Current                                                                                                                                                                                                                                                                                                                                                                                                                         | Io                                                                                                             | 10                                      | mA                       |
| Power Dissipation and Thermal Characteristics  D Suffix, Plastic Package, SOIC–14 Case 751A  Maximum Power Dissipation @ T <sub>A</sub> = 25°C  Thermal Resistance, Junction–to–Air  D1 Suffix, Plastic Package, SOIC–8 Case 751  Maximum Power Dissipation @ T <sub>A</sub> = 25°C  Thermal Resistance, Junction–to–Air  N Suffix, Plastic Package, Case 626  Maximum Power Dissipation @ T <sub>A</sub> = 25°C  Thermal Resistance, Junction–to–Air | P <sub>D</sub><br>R <sub>θJA</sub><br>P <sub>D</sub><br>R <sub>θJA</sub><br>P <sub>D</sub><br>R <sub>θJA</sub> | 862<br>145<br>702<br>178<br>1.25<br>100 | mW<br>°C/W<br>mW<br>°C/W |
| Operating Junction Temperature                                                                                                                                                                                                                                                                                                                                                                                                                        | TJ                                                                                                             | +150                                    | °C                       |
| Operating Ambient Temperature  UC3844B, UC3845B  UC2844B, UC2845B  UC3844BV, UC3845BV                                                                                                                                                                                                                                                                                                                                                                 | T <sub>A</sub>                                                                                                 | 0 to +70<br>-25 to +85<br>-40 to +105   | °C                       |
| Storage Temperature Range                                                                                                                                                                                                                                                                                                                                                                                                                             | T <sub>stg</sub>                                                                                               | – 65 to +150                            | °C                       |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. The voltage is clamped by a zener diode (see page 9 Under Voltage Lockout section). Therefore this voltage may be exceeded as long as the total power supply and zener current is not exceeded.
- 2. Maximum package power dissipation limits must be observed.
- 3. This device series contains ESD protection and exceeds the following tests: Human Body Model 4000 V per JEDEC Standard JESD22-A114B, Machine Model Method 200 V per JEDEC Standard JESD22-A115-A
- 4. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 15 \text{ V}$  [Note 5],  $R_T = 10 \text{ k}$ ,  $C_T = 3.3 \text{ nF}$ . For typical values  $T_A = 25^{\circ}\text{C}$ , for min/max values  $T_A$  is the operating ambient temperature range that applies [Note 6], unless otherwise noted.)

|                                                                                                                                             |                           | UC284xB         |                | UC384xB, xBV, NCV384xBV |                 |                |                 |       |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------|----------------|-------------------------|-----------------|----------------|-----------------|-------|
| Characteristic                                                                                                                              | Symbol                    | Min             | Тур            | Max                     | Min             | Тур            | Max             | Unit  |
| REFERENCE SECTION                                                                                                                           |                           |                 | •              |                         |                 | •              |                 |       |
| Reference Output Voltage (I <sub>O</sub> = 1.0 mA, T <sub>J</sub> = 25°C)                                                                   | V <sub>ref</sub>          | 4.95            | 5.0            | 5.05                    | 4.9             | 5.0            | 5.1             | V     |
| Line Regulation (V <sub>CC</sub> = 12 V to 25 V)                                                                                            | Reg <sub>line</sub>       | -               | 2.0            | 20                      | -               | 2.0            | 20              | mV    |
| Load Regulation (I <sub>O</sub> = 1.0 mA to 20 mA)                                                                                          | Reg <sub>load</sub>       | -               | 3.0            | 25                      | -               | 3.0            | 25              | mV    |
| Temperature Stability                                                                                                                       | T <sub>S</sub>            | -               | 0.2            | -                       | -               | 0.2            | -               | mV/°C |
| Total Output Variation over Line, Load, & Temperature                                                                                       | V <sub>ref</sub>          | 4.9             | -              | 5.1                     | 4.82            | -              | 5.18            | V     |
| Output Noise Voltage (f = 10 Hz to 10 kHz, T <sub>J</sub> = 25°C)                                                                           | V <sub>n</sub>            | -               | 50             | -                       | -               | 50             | -               | μV    |
| Long Term Stability (T <sub>A</sub> = 125°C for 1000 Hours)                                                                                 | S                         | -               | 5.0            | -                       | -               | 5.0            | -               | mV    |
| Output Short Circuit Current                                                                                                                | I <sub>SC</sub>           | - 30            | - 85           | -180                    | - 30            | - 85           | -180            | mA    |
| OSCILLATOR SECTION                                                                                                                          | •                         | •               | •              | •                       |                 | •              |                 |       |
| Frequency $T_J = 25^{\circ}C$ $T_A = T_{low} \text{ to } T_{high}$ $T_J = 25^{\circ}C \text{ (R}_T = 6.2 \text{ k, } C_T = 1.0 \text{ nF)}$ | fosc                      | 49<br>48<br>225 | 52<br>-<br>250 | 55<br>56<br>275         | 49<br>48<br>225 | 52<br>-<br>250 | 55<br>56<br>275 | kHz   |
| Frequency Change with Voltage (V <sub>CC</sub> = 12 V to 25 V)                                                                              | $\Delta f_{OSC}/\Delta V$ | -               | 0.2            | 1.0                     | -               | 0.2            | 1.0             | %     |
| Frequency Change w/ Temperature $(T_A = T_{low} \text{ to } T_{high})$                                                                      | $\Delta f_{OSC}/\Delta T$ | -               | 1.0            | -                       | -               | 0.5            | -               | %     |
| Oscillator Voltage Swing (Peak-to-Peak)                                                                                                     | V <sub>OSC</sub>          | -               | 1.6            | -                       | -               | 1.6            | -               | V     |

- 5. Adjust  $V_{CC}$  above the Startup threshold before setting to 15 V.
- 6. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.

 $T_{low} = 0^{\circ}C$  for UC3844B, UC3845B

T<sub>high</sub> = + 70°C for UC3844B, UC3845B

= - 25°C for UC2844B, UC2845B = - 40°C for UC384xBV, NCV384xBV = +85°C for UC2844B, UC2845B

=+105°C for UC3844BV, UC3845BV

= +125°C for NCV384xBV

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 15 \text{ V}$  [Note 7],  $R_T = 10 \text{ k}$ ,  $C_T = 3.3 \text{ nF}$ . For typical values  $T_A = 25^{\circ}\text{C}$ , for min/max values  $T_A$  is the operating ambient temperature range that applies [Note 8], unless otherwise noted.)

|                                                                                                                                                                                                                                                   | UC284xB                                             |                                          |                   |                         | 384xB, x<br>CV384xB  | ,                         |                           |                   |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------|-------------------|-------------------------|----------------------|---------------------------|---------------------------|-------------------|------|
| Characteristic                                                                                                                                                                                                                                    |                                                     | Symbol                                   | Min               | Тур                     | Max                  | Min                       | Тур                       | Max               | Unit |
| OSCILLATOR SECTION                                                                                                                                                                                                                                |                                                     |                                          | ı                 | ı                       | ı                    | ı                         |                           | ı                 |      |
| Discharge Current ( $V_{OSC} = 2.0 \text{ V}$ )<br>$T_A = T_{low} \text{ to } T_{high} \text{ (UC284X)}$                                                                                                                                          | T <sub>J</sub> = 25°C<br>(B, UC384XB)<br>(UC384XBV) | I <sub>dischg</sub>                      | 7.8<br>7.5<br>–   | 8.3<br>-<br>-           | 8.8<br>8.8<br>–      | 7.8<br>7.6<br>7.2         | 8.3<br>-<br>-             | 8.8<br>8.8<br>8.8 | mA   |
| ERROR AMPLIFIER SECTION                                                                                                                                                                                                                           |                                                     |                                          |                   |                         |                      |                           |                           |                   |      |
| Voltage Feedback Input (V <sub>O</sub> = 2.5 V)                                                                                                                                                                                                   |                                                     | $V_{FB}$                                 | 2.45              | 2.5                     | 2.55                 | 2.42                      | 2.5                       | 2.58              | V    |
| Input Bias Current (V <sub>FB</sub> = 5.0 V)                                                                                                                                                                                                      |                                                     | I <sub>IB</sub>                          | -                 | - 0.1                   | -1.0                 | -                         | - 0.1                     | - 2.0             | μΑ   |
| Open Loop Voltage Gain (V <sub>O</sub> = 2.0 V to 4.0 V)                                                                                                                                                                                          |                                                     | A <sub>VOL</sub>                         | 65                | 90                      | -                    | 65                        | 90                        | -                 | dB   |
| Unity Gain Bandwidth (T <sub>J</sub> = 25°C)                                                                                                                                                                                                      |                                                     | BW                                       | 0.7               | 1.0                     | _                    | 0.7                       | 1.0                       | _                 | MHz  |
| Power Supply Rejection Ratio (V <sub>CC</sub> = 12 V to 25 V)                                                                                                                                                                                     |                                                     | PSRR                                     | 60                | 70                      | -                    | 60                        | 70                        | -                 | dB   |
| Output Current – Sink ( $V_O = 1.1 \text{ V}$ , $V_{FB} = 2.7 \text{ V}$ )<br>Source ( $V_O = 5.0 \text{ V}$ , $V_{FB} = 2.3 \text{ V}$ )                                                                                                         |                                                     | I <sub>Sink</sub><br>I <sub>Source</sub> | 2.0<br>- 0.5      | 12<br>-1.0              | -<br>-               | 2.0<br>- 0.5              | 12<br>-1.0                | -<br>-            | mA   |
| Output Voltage Swing High State ( $R_L$ = 15 k to ground, $V_{FB}$ = 2.3 V) Low State ( $R_L$ = 15 k to $V_{ref}$ , $V_{FB}$ = 2.7 V) (UC284XB, UC384XB)                                                                                          |                                                     | V <sub>OH</sub><br>V <sub>OL</sub>       | 5.0               | 6.2<br>0.8              | -<br>1.1             | 5.0                       | 6.2<br>0.8                | -<br>1.1          | V    |
| (UC384XBV)                                                                                                                                                                                                                                        |                                                     |                                          | -                 | -                       | -                    | _                         | 0.8                       | 1.2               |      |
| CURRENT SENSE SECTION                                                                                                                                                                                                                             |                                                     |                                          | ı                 | ı                       | ı                    | ı                         | 1                         | ı                 |      |
| Current Sense Input Voltage Gain (Notes 9 & 10)<br>(UC284XB, UC384XB)<br>(UC384XBV)                                                                                                                                                               |                                                     | A <sub>V</sub>                           | 2.85              | 3.0                     | 3.15<br>-            | 2.85<br>2.85              | 3.0<br>3.0                | 3.15<br>3.25      | V/V  |
| Maximum Current Sense Input Threshold (Note 9) (UC284XB, UC384XB) (UC384XBV)                                                                                                                                                                      |                                                     | V <sub>th</sub>                          | 0.9               | 1.0                     | 1.1                  | 0.9<br>0.85               | 1.0<br>1.0                | 1.1<br>1.1        | V    |
| Power Supply Rejection Ratio (V <sub>CC</sub> = 12 V to 25 V)                                                                                                                                                                                     | (Note 9)                                            | PSRR                                     | -                 | 70                      | -                    | -                         | 70                        | -                 | dB   |
| Input Bias Current                                                                                                                                                                                                                                |                                                     | I <sub>IB</sub>                          | -                 | - 2.0                   | -10                  | -                         | - 2.0                     | -10               | μΑ   |
| Propagation Delay (Current Sense Input to Output)                                                                                                                                                                                                 |                                                     | t <sub>PLH(In/Out)</sub>                 | -                 | 150                     | 300                  | -                         | 150                       | 300               | ns   |
| OUTPUT SECTION                                                                                                                                                                                                                                    |                                                     |                                          |                   |                         |                      |                           |                           |                   |      |
| Output Voltage  Low State (I <sub>Sink</sub> = 20 mA)  (I <sub>Sink</sub> = 200 mA, UC284XB, UC384X  (I <sub>Sink</sub> = 200 mA, UC384XBV)  High State (I <sub>Source</sub> = 20 mA, UC284XB, UC384XBV)  (I <sub>Source</sub> = 20 mA, UC384XBV) |                                                     | V <sub>OL</sub><br>V <sub>OH</sub>       | -<br>-<br>-<br>13 | 0.1<br>1.6<br>-<br>13.5 | 0.4<br>2.2<br>-<br>- | -<br>-<br>-<br>13<br>12.9 | 0.1<br>1.6<br>1.6<br>13.5 | 0.4<br>2.2<br>2.3 | V    |
| $(I_{Source} = 200 \text{ mA})$                                                                                                                                                                                                                   |                                                     |                                          | 12                | 13.4                    | _                    | 12.9                      | 13.4                      | _                 |      |
| Output Voltage with UVLO Activated ( $V_{CC}$ = 6.0 V, I <sub>S</sub>                                                                                                                                                                             | Sink = 1.0 mA)                                      | V <sub>OL(UVLO)</sub>                    | _                 | 0.1                     | 1.1                  | _                         | 0.1                       | 1.1               | V    |
| Output Voltage Rise Time ( $C_L = 1.0 \text{ nF}, T_J = 25^{\circ}\text{C}$ )                                                                                                                                                                     |                                                     | t <sub>r</sub>                           | -                 | 50                      | 150                  | -                         | 50                        | 150               | ns   |
| Output Voltage Fall Time ( $C_L = 1.0 \text{ nF}, T_J = 25^{\circ}\text{C}$ )                                                                                                                                                                     |                                                     | t <sub>f</sub>                           | -                 | 50                      | 150                  | -                         | 50                        | 150               | ns   |
| UNDERVOLTAGE LOCKOUT SECTION                                                                                                                                                                                                                      |                                                     |                                          |                   |                         |                      |                           |                           |                   |      |
| •                                                                                                                                                                                                                                                 | JCX844B, BV<br>JCX845B, BV                          | V <sub>th</sub>                          | 15<br>7.8         | 16<br>8.4               | 17<br>9.0            | 14.5<br>7.8               | 16<br>8.4                 | 17.5<br>9.0       | V    |
|                                                                                                                                                                                                                                                   | JCX844B, BV<br>JCX845B, BV                          | V <sub>CC(min)</sub>                     | 9.0<br>7.0        | 10<br>7.6               | 11<br>8.2            | 8.5<br>7.0                | 10<br>7.6                 | 11.5<br>8.2       | V    |

<sup>7.</sup> Adjust  $V_{\mbox{\footnotesize CC}}$  above the Startup threshold before setting to 15 V.

 $T_{low} = 0^{\circ}\text{C}$  for UC3844B, UC3845B  $T_{high} = +70^{\circ}\text{C}$  for UC2844B, UC2845B  $= +85^{\circ}\text{C}$  for UC2844B, UC2845B

= - 40°C for UC384xBV, NCV384xBV = +105°C for UC3844BV, UC3845BV = +125°C for NCV384xBV

<sup>8.</sup> Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.

<sup>9.</sup> This parameter is measured at the latch trip point with  $V_{FB}$  = 0 V.

<sup>10.</sup> Comparator gain is defined as:  $A_V = \frac{\Delta V \text{ Output/Compensation}}{\Delta V \text{ Current Sense Input}}$ 

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 15 \text{ V}$  [Note 11],  $R_T = 10 \text{ k}$ ,  $C_T = 3.3 \text{ nF}$ . For typical values  $T_A = 25^{\circ}\text{C}$ , for min/max values  $T_A$  is the operating ambient temperature range that applies [Note 12], unless otherwise noted.)

|                                                                                          |                     | UC284xB UC384xB, xBV, NCV384xB |     |     | V384xBV  |          |          |      |
|------------------------------------------------------------------------------------------|---------------------|--------------------------------|-----|-----|----------|----------|----------|------|
| Characteristic                                                                           | Symbol              | Min                            | Тур | Max | Min      | Тур      | Max      | Unit |
| PWM SECTION                                                                              |                     | •                              |     |     |          |          |          |      |
| Duty Cycle Maximum (UC284XB, UC384XB) (UC384XBV)                                         | DC <sub>(max)</sub> | 47                             | 48  | 50  | 47<br>46 | 48<br>48 | 50<br>50 | %    |
| Minimum                                                                                  | DC <sub>(min)</sub> | _                              | _   | 0   | -        | -        | 0        |      |
| TOTAL DEVICE                                                                             |                     |                                |     |     |          |          |          |      |
| Power Supply Current Startup (V <sub>CC</sub> = 6.5 V for UCX845B, 14 V for UCX844B, BV) | I <sub>CC</sub>     | -                              | 0.3 | 0.5 | _        | 0.3      | 0.5      | mA   |
| Operating (Note 11)                                                                      |                     | _                              | 12  | 17  | -        | 12       | 17       |      |
| Power Supply Zener Voltage (I <sub>CC</sub> = 25 mA)                                     | Vz                  | 30                             | 36  | -   | 30       | 36       | -        | V    |

<sup>11.</sup> Adjust  $V_{CC}$  above the Startup threshold before setting to 15 V.

 $T_{low} = 0^{\circ}C$  for UC3844B, UC3845B

 $T_{high} = +70^{\circ}C$  for UC3844B, UC3845B

= - 25°C for UC2844B, UC2845B

= +85°C for UC2844B, UC2845B

= -40°C for UC384xBV, NCV384xBV

= +105°C for UC3844BV, UC3845BV

=+125°C for NCV384xBV



Figure 2. Timing Resistor versus Oscillator Frequency



Figure 3. Output Deadtime versus Oscillator Frequency



Figure 4. Error Amp Small Signal Transient Response



Figure 5. Error Amp Large Signal Transient Response

<sup>12.</sup> Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.



Figure 6. Error Amp Open Loop Gain and Phase versus Frequency

Figure 7. Current Sense Input Threshold versus Error Amp Output Voltage



Figure 8. Reference Voltage Change versus Source Current



Figure 9. Reference Short Circuit Current versus Temperature



Figure 10. Reference Load Regulation



Figure 11. Reference Line Regulation



90 %  $V_{CC} = 15 \text{ V}$   $C_{L} = 1.0 \text{ nF}$   $T_{A} = 25^{\circ}\text{C}$ 

Figure 12. Output Saturation Voltage versus Load Current

Figure 13. Output Waveform





**Figure 14. Output Cross Conduction** 

Figure 15. Supply Current versus Supply Voltage

### PIN FUNCTION DESCRIPTION

| Pin   |          |                                |                                                                                                                                                                                                         |
|-------|----------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8-Pin | 14-Pin   | Function                       | Description                                                                                                                                                                                             |
| 1     | 1        | Compensation                   | This pin is the Error Amplifier output and is made available for loop compensation.                                                                                                                     |
| 2     | 3        | Voltage<br>Feedback            | This is the inverting input of the Error Amplifier. It is normally connected to the switching power supply output through a resistor divider.                                                           |
| 3     | 5        | Current Sense                  | A voltage proportional to inductor current is connected to this input. The PWM uses this information to terminate the output switch conduction.                                                         |
| 4     | 7        | R <sub>T</sub> /C <sub>T</sub> | The Oscillator frequency and maximum Output duty cycle are programmed by connecting resistor $R_T$ to $V_{ref}$ and capacitor $C_T$ to ground. Oscillator operation to 1.0 kHz is possible.             |
| 5     |          | GND                            | This pin is the combined control circuitry and power ground.                                                                                                                                            |
| 6     | 10       | Output                         | This output directly drives the gate of a power MOSFET. Peak currents up to 1.0 A are sourced and sunk by this pin. The output switches at one–half the oscillator frequency.                           |
| 7     | 12       | V <sub>CC</sub>                | This pin is the positive supply of the control IC.                                                                                                                                                      |
| 8     | 14       | V <sub>ref</sub>               | This is the reference output. It provides charging current for capacitor $C_T$ through resistor $R_T$ .                                                                                                 |
|       | 8        | Power<br>Ground                | This pin is a separate power ground return that is connected back to the power source. It is used to reduce the effects of switching transient noise on the control circuitry.                          |
|       | 11       | V <sub>C</sub>                 | The Output high state ( $V_{OH}$ ) is set by the voltage applied to this pin. With a separate power source connection, it can reduce the effects of switching transient noise on the control circuitry. |
|       | 9        | GND                            | This pin is the control circuitry ground return and is connected back to the powersource ground.                                                                                                        |
|       | 2,4,6,13 | NC                             | No connection. These pins are not internally connected.                                                                                                                                                 |

#### **OPERATING DESCRIPTION**

The UC3844B, UC3845B series are high performance, fixed frequency, current mode controllers. They are specifically designed for Off-Line and DC-DC converter applications offering the designer a cost-effective solution with minimal external components. A representative block diagram is shown in Figure 16.

#### Oscillator

The oscillator frequency is programmed by the values selected for the timing components R<sub>T</sub> and C<sub>T</sub>. Capacitor C<sub>T</sub> is charged from the 5.0 V reference through resistor R<sub>T</sub> to approximately 2.8 V and discharged to 1.2 V by an internal current sink. During the discharge of C<sub>T</sub>, the oscillator generates an internal blanking pulse that holds the center input of the NOR gate high. This causes the Output to be in a low state, thus producing a controlled amount of output deadtime. An internal flip-flop has been incorporated in the UCX844/5B which blanks the output off every other clock cycle by holding one of the inputs of the NOR gate high. This in combination with the C<sub>T</sub> discharge period yields output deadtimes programmable from 50% to 70%. Figure 2 shows R<sub>T</sub> versus Oscillator Frequency and Figure 3, Output Deadtime versus Frequency, both for given values of C<sub>T</sub>. Note that many values of R<sub>T</sub> and C<sub>T</sub> will give the same oscillator frequency but only one combination will yield a specific output deadtime at a given frequency. The oscillator thresholds are temperature compensated to within  $\pm 6\%$ at 50 kHz. Also, because of industry trends moving the UC384X into higher and higher frequency applications, the UC384XB is guaranteed to within ±10% at 250 kHz.

In many noise-sensitive applications it may be desirable to frequency-lock the converter to an external system clock. This can be accomplished by applying a clock signal to the circuit shown in Figure 18. For reliable locking, the free-running oscillator frequency should be set about 10% less than the clock frequency. A method for multi-unit synchronization is shown in Figure 19. By tailoring the clock waveform, accurate Output duty cycle clamping can be achieved to realize output deadtimes of greater than 70%.

### **Error Amplifier**

A fully compensated Error Amplifier with access to the inverting input and output is provided. It features a typical dc voltage gain of 90 dB, and a unity gain bandwidth of 1.0 MHz with 57 degrees of phase margin (Figure 6). The non–inverting input is internally biased at 2.5 V and is not pinned out. The converter output voltage is typically divided down and monitored by the inverting input. The maximum input bias current is  $-2.0~\mu A$  which can cause an output voltage error that is equal to the product of the input bias current and the equivalent input divider source resistance.

The Error Amp Output (Pin 1) is provided for external loop compensation (Figure 29). The output voltage is offset by two diode drops ( $\approx$ 1.4 V) and divided by three before it connects to the inverting input of the Current Sense

Comparator. This guarantees that no drive pulses appear at the Output (Pin 6) when Pin 1 is at its lowest state ( $V_{OL}$ ). This occurs when the power supply is operating and the load is removed, or at the beginning of a soft–start interval (Figures 21, 22). The Error Amp minimum feedback resistance is limited by the amplifier's source current (0.5 mA) and the required output voltage ( $V_{OH}$ ) to reach the comparator's 1.0 V clamp level:

$$R_{f(min)} \approx \quad \frac{3.0 \; (1.0 \; V) \, + \, 1.4 \; V}{0.5 \; mA} \quad = 8800 \; \Omega$$

#### **Current Sense Comparator and PWM Latch**

The UC3844B, UC3845B operate as a current mode controller, whereby output switch conduction is initiated by the oscillator and terminated when the peak inductor current reaches the threshold level established by the Error Amplifier Output/Compensation (Pin 1). Thus the error signal controls the peak inductor current on a cycle-by-cycle basis. The Current Sense Comparator PWM Latch configuration used ensures that only a single pulse appears at the Output during any given oscillator cycle. The inductor current is converted to a voltage by inserting the ground-referenced sense resistor R<sub>S</sub> in series with the source of output switch Q1. This voltage is monitored by the Current Sense Input (Pin 3) and compared to a level derived from the Error Amp Output. The peak inductor current under normal operating conditions is controlled by the voltage at Pin 1 where:

$$I_{pk} = \frac{V_{(Pin 1)} - 1.4 V}{3 R_{S}}$$

Abnormal operating conditions occur when the power supply output is overloaded or if output voltage sensing is lost. Under these conditions, the Current Sense Comparator threshold will be internally clamped to 1.0 V. Therefore the maximum peak switch current is:

$$I_{pk(max)} = \frac{1.0 \text{ V}}{R_S}$$

When designing a high power switching regulator it becomes desirable to reduce the internal clamp voltage in order to keep the power dissipation of  $R_{\rm S}$  to a reasonable level. A simple method to adjust this voltage is shown in Figure 20. The two external diodes are used to compensate the internal diodes, yielding a constant clamp voltage over temperature. Erratic operation due to noise pickup can result if there is an excessive reduction of the  $I_{pk(max)}$  clamp voltage.

A narrow spike on the leading edge of the current waveform can usually be observed and may cause the power supply to exhibit an instability when the output is lightly loaded. This spike is due to the power transformer interwinding capacitance and output rectifier recovery time. The addition of an RC filter on the Current Sense Input with a time constant that approximates the spike duration will usually eliminate the instability (refer to Figure 24).



Figure 16. Representative Block Diagram



Figure 17. Timing Diagram

### **Undervoltage Lockout**

Two undervoltage lockout comparators have been incorporated to guarantee that the IC is fully functional before the output stage is enabled. The positive power supply terminal (V<sub>CC</sub>) and the reference output (V<sub>ref</sub>) are each monitored by separate comparators. Each has built-in hysteresis to prevent erratic output behavior as their respective thresholds are crossed. The V<sub>CC</sub> comparator upper and lower thresholds are 16 V/10 V for the UCX844B, and 8.4 V/7.6 V for the UCX845B. The  $V_{ref}$  comparator upper and lower thresholds are 3.6 V/3.4 V. The large hysteresis and low startup current of the UCX844B makes it ideally suited in off-line converter applications where efficient bootstrap startup techniques are required (Figure 30). The UCX845B is intended for lower voltage dc-dc converter applications. A 36 V Zener is connected as a shunt regulator from V<sub>CC</sub> to ground. Its purpose is to protect the IC from excessive voltage that can occur during system startup. The minimum operating voltage for the UCX844B is 11 V and 8.2 V for the UCX845B.

### Output

These devices contain a single totem pole output stage that was specifically designed for direct drive of power MOSFETs. It is capable of up to  $\pm 1.0$  A peak drive current and has a typical rise and fall time of 50 ns with a 1.0 nF load. Additional internal circuitry has been added to keep the Output in a sinking mode whenever an undervoltage lockout is active. This characteristic eliminates the need for an external pulldown resistor.

The SOIC–14 surface mount package provides separate pins for  $V_{\rm C}$  (output supply) and Power Ground. Proper implementation will significantly reduce the level of switching transient noise imposed on the control circuitry. This becomes particularly useful when reducing the  $I_{pk(max)}$  clamp level. The separate  $V_{\rm C}$  supply input allows the

designer added flexibility in tailoring the drive voltage independent of  $V_{CC}$ . A Zener clamp is typically connected to this input when driving power MOSFETs in systems where  $V_{CC}$  is greater than 20 V. Figure 23 shows proper power and control ground connections in a current–sensing power MOSFET application.

#### Reference

The 5.0 V bandgap reference is trimmed to  $\pm 1.0\%$  tolerance at  $T_J = 25^{\circ}\text{C}$  on the UC284XB, and  $\pm 2.0\%$  on the UC384XB. Its primary purpose is to supply charging current to the oscillator timing capacitor. The reference has short–circuit protection and is capable of providing in excess of 20 mA for powering additional control system circuitry.

#### **Design Considerations**

Do not attempt to construct the converter on wire-wrap or plug-in prototype boards. High frequency circuit layout techniques are imperative to prevent pulse-width jitter. This is usually caused by excessive noise pick-up imposed on the Current Sense or Voltage Feedback inputs. Noise immunity can be improved by lowering circuit impedances at these points. The printed circuit layout should contain a ground plane with low-current signal and high-current switch and output grounds returning on separate paths back to the input filter capacitor. Ceramic bypass capacitors (0.1  $\mu$ F) connected directly to  $V_{CC}$ ,  $V_{C}$ , and V<sub>ref</sub> may be required depending upon circuit layout. This provides a low impedance path for filtering the high frequency noise. All high current loops should be kept as short as possible using heavy copper runs to minimize radiated EMI. The Error Amp compensation circuitry and the converter output voltage divider should be located close to the IC and as far as possible from the power switch and other noise-generating components.



The diode clamp is required if the Sync amplitude is large enough to cause the bottom side of  $C_T$  to go more than 300 mV below ground.

Figure 18. External Clock Synchronization



Figure 19. External Duty Cycle Clamp and Multi-Unit Synchronization



Figure 20. Adjustable Reduction of Clamp Level



Figure 21. Soft-Start Circuit



Figure 22. Adjustable Buffered Reduction of Clamp Level with Soft-Start



Virtually lossless current sensing can be achieved with the implementation of a SENSEFET  $^{\mathbb{M}}$  power switch. For proper operation during over-current conditions, a reduction of the  $I_{pk(max)}$  clamp level must be implemented. Refer to Figures 20 and 22.

Figure 23. Current Sensing Power MOSFET



Figure 24. Current Waveform Spike Suppression



Series gate resistor  $\rm R_g$  will damp any high frequency parasitic oscillations caused by the MOSFET input capacitance and any series wiring inductance in the gate–source circuit.

Figure 25. MOSFET Parasitic Oscillations



The totem pole output can furnish negative base current for enhanced transistor turn–off, with the addition of capacitor  $\mathrm{C}_1$ .

Figure 26. Bipolar Transistor Drive



Figure 27. Isolated MOSFET Drive



The MCR101 SCR must be selected for a holding of < 0.5 mA @  $T_{A(min)}.$  The simple two transistor circuit can be used in place of the SCR as shown. All resistors are 10 k.

Figure 28. Latched Shutdown



Error Amp compensation circuit for stabilizing any current mode topology except for boost and flyback converters operating with continuous inductor current.



Error Amp compensation circuit for stabilizing current mode boost and flyback topologies operating with continuous inductor current.

Figure 29. Error Amplifier Compensation



T1 - Primary: 45 Turns #26 AWG

Secondary ±12 V: 9 Turns #30 AWG (2 Strands) Bifiliar Wound Secondary 5.0 V: 4 Turns (six strands) #26 Hexfiliar Wound Secondary Feedback: 10 Turns #30 AWG (2 strands) Bifiliar Wound

Core: Ferroxcube EC35-3C8 Bobbin: Ferroxcube EC35PCB1

Gap:  $\approx 0.10\mbox{"}$  for a primary inductance of 1.0 mH

L1  $\,$  – 15  $\mu H$  at 5.0 A, Coilcraft Z7156 L2, L3  $\,$  – 25  $\mu H$  at 5.0 A, Coilcraft Z7157

Figure 30. 7 W Off-Line Flyback Regulator

| Test             |                | Conditions                                                                                                                     | Results                                                  |
|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| Line Regulation: | 5.0 V<br>±12 V | V <sub>in</sub> = 95 Vac to 130 Vac                                                                                            | $\Delta$ = 50 mV or ±0.5%<br>$\Delta$ = 24 mV or ±0.1%   |
| Load Regulation: | 5.0 V<br>±12 V | V <sub>in</sub> = 115 Vac, I <sub>out</sub> = 1.0 A to 4.0 A<br>V <sub>in</sub> = 115 Vac, I <sub>out</sub> = 100 mA to 300 mA | $\Delta$ = 300 mV or ±3.0%<br>$\Delta$ = 60 mV or ±0.25% |
| Output Ripple:   | 5.0 V<br>±12 V | V <sub>in</sub> = 115 Vac                                                                                                      | 40 mV <sub>pp</sub><br>80 mV <sub>pp</sub>               |
| Efficiency       |                | V <sub>in</sub> = 115 Vac                                                                                                      | 70%                                                      |

All outputs are at nominal load currents unless otherwise noted.



The capacitor's equivalent series resistance must limit the Drive Output current to 1.0 A. An additional series resistor may be required when using tantalum or other low ESR capacitors. The converter's output can provide excellent line and load regulation by connecting the R2/R1 resistor divider as shown.

Figure 31. Step-Up Charge Pump Converter



The capacitor's equivalent series resistance must limit the Drive Output current to 1.0 A. An additional series resistor may be required when using tantalum or other low ESR capacitors.

Figure 32. Voltage-Inverting Charge Pump Converter

### **ORDERING INFORMATION**

| Device          | Operating Temperature Range     | Package              | Shipping <sup>†</sup> |
|-----------------|---------------------------------|----------------------|-----------------------|
| UC384xBDG       |                                 | SOIC-14<br>(Pb-Free) | 55 Units/Rail         |
| UC384xBDR2G     |                                 | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel      |
| UC384xBD1G      | T <sub>A</sub> = 0° to +70°C    | SOIC-8<br>(Pb-Free)  | 98 Units/Rail         |
| UC384xBD1R2G    |                                 | SOIC-8<br>(Pb-Free)  | 2500 Tape & Reel      |
| UC384xBNG       |                                 | PDIP-8<br>(Pb-Free)  | 50 Units/Rail         |
| UC284xBDG       |                                 | SOIC-14<br>(Pb-Free) | 55 Units/Rail         |
| UC284xBDR2G     |                                 | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel      |
| UC284xBD1G      | T <sub>A</sub> = -25° to +85°C  | SOIC-8<br>(Pb-Free)  | 98 Units/Rail         |
| UC284xBD1R2G    |                                 | SOIC-8<br>(Pb-Free)  | 2500 Tape & Reel      |
| UC284xBNG       |                                 | PDIP-8<br>(Pb-Free)  | 50 Units/Rail         |
| UC384xBVDG      |                                 | SOIC-14<br>(Pb-Free) | 55 Units/Rail         |
| UC384xBVDR2G    |                                 | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel      |
| UC384xBVD1G     | T <sub>A</sub> = -40° to +105°C | SOIC-8<br>(Pb-Free)  | 98 Units/Rail         |
| UC384xBVD1R2G   |                                 | SOIC-8<br>(Pb-Free)  | 2500 Tape & Reel      |
| UC384xBVNG      |                                 | PDIP-8<br>(Pb-Free)  | 50 Units/Rail         |
| NCV3845BVD1R2G* | T <sub>A</sub> = -40° to +125°C | SOIC-8<br>(Pb-Free)  | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

x indicates either a 4 or 5 to define specific device part numbers.

<sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

### **MARKING DIAGRAMS**



SOIC-14



88888





x = 4 or 5
 A = Assembly Location
 WL, L = Wafer Lot
 YY, Y = Year
 WW, W = Work Week

G or ■ = Pb-Free Package



PDIP-8 CASE 626-05 ISSUE P

**DATE 22 APR 2015** 



**TOP VIEW** 

b2

В



NOTE 5

e/2 NOTE 3 SEATING PLANE C D1 eВ 8X b **END VIEW** |⊕|0.010 M| C| A M| B M NOTE 6 SIDE VIEW

STYLE 1: PIN 1. AC IN 2. DC + IN 3. DC - IN 4. AC IN 5. GROUND 6. OUTPUT 7. AUXILIARY 8. V<sub>CC</sub>

#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: INCHES.
  DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-
- AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3.
  DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH.
- DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR
- 6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE
- LEADS UNCONSTRAINED.

  DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY.
- PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE

|     | INCHES |       | MILLIM   | ETERS |
|-----|--------|-------|----------|-------|
| DIM | MIN    | MAX   | MIN      | MAX   |
| Α   |        | 0.210 |          | 5.33  |
| A1  | 0.015  |       | 0.38     |       |
| A2  | 0.115  | 0.195 | 2.92     | 4.95  |
| b   | 0.014  | 0.022 | 0.35     | 0.56  |
| b2  | 0.060  | TYP   | 1.52 TYP |       |
| С   | 0.008  | 0.014 | 0.20     | 0.36  |
| D   | 0.355  | 0.400 | 9.02     | 10.16 |
| D1  | 0.005  |       | 0.13     |       |
| E   | 0.300  | 0.325 | 7.62     | 8.26  |
| E1  | 0.240  | 0.280 | 6.10     | 7.11  |
| е   | 0.100  | BSC   | 2.54     | BSC   |
| eВ  |        | 0.430 |          | 10.92 |
| L   | 0.115  | 0.150 | 2.92     | 3.81  |
| М   |        | 10°   |          | 10°   |

### **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42420B | Electronic versions are uncontrolled except when accessed directly from the Document Re-<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | PDIP-8      |                                                                                                                                                                             | PAGE 1 OF 1 |  |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |          | INC   | HES   |
|-----|-------------|----------|-------|-------|
| DIM | MIN         | MAX      | MIN   | MAX   |
| Α   | 4.80        | 5.00     | 0.189 | 0.197 |
| В   | 3.80        | 4.00     | 0.150 | 0.157 |
| С   | 1.35        | 1.75     | 0.053 | 0.069 |
| D   | 0.33        | 0.51     | 0.013 | 0.020 |
| G   | 1.27        | 1.27 BSC |       | 0 BSC |
| Н   | 0.10        | 0.25     | 0.004 | 0.010 |
| J   | 0.19        | 0.25     | 0.007 | 0.010 |
| K   | 0.40        | 1.27     | 0.016 | 0.050 |
| М   | 0 °         | 8 °      | 0 °   | 8 °   |
| N   | 0.25        | 0.50     | 0.010 | 0.020 |
| S   | 5.80        | 6.20     | 0.228 | 0.244 |

### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

= Wafer Lot = Year = Work Week

= Pb-Free Package



XXXXXX = Specific Device Code = Assembly Location Α

= Year ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                           | PAGE 1 OF 2 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

### SOIC-8 NB CASE 751-07 ISSUE AK

### DATE 16 FEB 2011

| STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1  STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE  STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. PINS 2 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1  STYLE 7: PIN 1. IMPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2                                                                                                                                                                                                                                                                                                                                                                                                                                | 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1  STYLE 12: PIN 1. SOURCE 2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND                                                                                                                                                                | PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd  STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1  STYLE 12: PIN 1. SOURCE 2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND                                                                                                                                                                                                                                                        | PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PIN 1. SOURCE<br>2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6. BIAS 2<br>7. INPUT<br>8. GROUND                                                                                                                                                                                                                                                                 | 5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                                                                                                                                                              | STYLE 15:  PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                                                                                                                                                          | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND                                                                                                                                          | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                                                                                                                                                             | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                    | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 9. COMMON CATHODE/VCC 9. COMMON CATHODE/VCC 1. I/O LINE 1 2. COMMON CATHODE/VCC 1. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 5 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. I/O LINE 5 8. COMMON ANODE/GND 8. SOURCE 9. I/O LINE 5 8. COMMON ANODE/GND 8. VILLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILLIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC 8. VCC 8. VCC 8. VCC 8. VCC 8. SOURCE 2 4. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 7. CATHODE, COMMON 8. N-DRAIN 8. CATHODE, COMMON 8. CATHODE 9IN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 4. GATE 2 5. DRAIN 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 8. COMMON CATHODE/VCC 1. COMMON CATHODE/VCC 1. COMMON CATHODE/VCC 1. (/O LINE 1 2. COMMON CATHODE/VCC 1. (/O LINE 3 5. COMMON ANODE/GND 6. (/O LINE 4 7. (/O LINE 5 8. COMMON ANODE/GND 8. LINE 2 OUT 9. COMMON ANODE/GND 8. LINE 1 OUT  STYLE 26: PIN 1. GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 27: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 28: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT  STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. COMM |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|---------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                 | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



△ 0.10

SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 1.35        | 1.75 | 0.054     | 0.068 |
| A1  | 0.10        | 0.25 | 0.004     | 0.010 |
| АЗ  | 0.19        | 0.25 | 0.008     | 0.010 |
| b   | 0.35        | 0.49 | 0.014     | 0.019 |
| D   | 8.55        | 8.75 | 0.337     | 0.344 |
| Е   | 3.80        | 4.00 | 0.150     | 0.157 |
| е   | 1.27 BSC    |      | 0.050 BSC |       |
| Н   | 5.80        | 6.20 | 0.228     | 0.244 |
| h   | 0.25        | 0.50 | 0.010     | 0.019 |
| L   | 0.40        | 1.25 | 0.016     | 0.049 |
| M   | 0 °         | 7°   | 0 °       | 7°    |

### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator. "G" or microdot " ■". may or may not be present.

### - 6.50 -14X

**SOLDERING FOOTPRINT\*** 



DIMENSIONS: MILLIMETERS

C SEATING PLANE

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                    | PAGE 1 OF 2 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### SOIC-14 CASE 751A-03 ISSUE L

### DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### **ON Semiconductor:**

UC2845BNG UC2844BD1R2 UC2844BD1R2G UC2844BDR2 UC2844BDR2G UC2844BN UC2844BNG

UC2845BD UC2845BD1 UC2845BD1G UC2845BD1R2 UC2845BD1R2G UC2845BDG UC2845BDR2

UC2845BDR2G UC3844BD UC3844BD1 UC3844BD1G UC3844BD1R2 UC3844BD1R2G UC3844BDG

UC3844BDR2 UC3844BDR2G UC3844BN UC3844BNG UC3844BVD UC3844BVD1 UC3844BVD1G

UC3844BVD1R2 UC3844BVD1R2G UC3844BVDG UC3844BVDR2 UC3844BVDR2G UC3844BVN UC3844BVNG

UC3845BD UC3845BD1 UC3845BD1G UC3845BD1R2 UC3845BD1R2G UC3845BDR2

UC3845BDR2G UC3845BN UC3845BNG UC3845BVD UC3845BVD1 UC3845BVD1G UC3845BVD1R2

UC3845BVD1R2G UC3845BVDG UC3845BVDR2 UC3845BVN UC3845BVNG